

# RNA50C27AUS

## **CMOS System-Reset IC**

REJ03D0834-0100 Preliminary Rev.1.00 Apr 10, 2006

### **Description**

This IC facilitates complicated power-on and power-monitoring resets of microcomputers that require the 3.3-V and 1.8-V dual power supplies. It also facilitates change of delay time of reset signal by externally setting resistance and capacity for delay time. By employing complementary open-drain output, desired output such as open-drain output and CMOS output can be obtained.

### **Functions**

3.3-V detection voltage : 2.7 V
 Accuracy of 3.3-V detection voltage : ±1.0%
 Hysteresis of 3.3-V detection voltage : 5% Typ.

Open-drain/CMOS output

• 1.8-V PMOS drive output

• Ultra-small SSOP-8 package

### **Block Diagram**



## **Pin Arrangement**



# **Pin Description**

| Pin No. | Pin Name | Function                                                                                         |
|---------|----------|--------------------------------------------------------------------------------------------------|
| 1       | VDD33    | Input power supply pin for 3.3-V voltage. Recommended operating range is 2.7 to 3.6 V.           |
|         |          | Set the input voltage to 0.033 V/μs or less when starting up.                                    |
| 2       | RESP     | Active-low reset signal output pin. By connecting to RESN pin, CMOS output can be used.          |
|         |          | If using open-drain, please connect pull-down resistor.                                          |
| 3       | RESN     | Active-low reset signal output pin. By connecting to RESP pin, CMOS output can be used.          |
|         |          | If using open-drain, please connect pull-up resistor.                                            |
| 4       | GND      | GND pin                                                                                          |
| 5       | SWG      | External PMOS gate control signal to be set between 1.8-V power supply and 1.8-V voltage         |
|         |          | input of microcomputer.                                                                          |
| 6       | VDD18    | Input power supply pin for 1.8-V voltage. Recommended operating range is 1.65 to 3.6 V.          |
| 7       | CRext    | Connecting pin for Rext resistance and Cext capacity that determine the delay time of reset      |
|         |          | signal.                                                                                          |
|         |          | $3.3~k\Omega$ or more is recommended for resistance. The delay time, $t_{DLY}$ , is given by the |
|         |          | following formula.                                                                               |
|         |          | $t_{DLY} = Cext \times Rext[s]$                                                                  |
| 8       | MR       | Pin to provide reset manually. MR pin is pulled-up to VDD33 through internal resistor.           |

# **Absolute Maximum Ratings**

| Item                | Symbol          | Ratings           | Unit |
|---------------------|-----------------|-------------------|------|
| Supply voltage      | VDD33           | 4.6               | V    |
|                     | VDD18           | 4.6               |      |
| Input voltage       | V <sub>I</sub>  | -0.3 to VDD33+0.3 | V    |
| Output voltage      | Vo              | -0.3 to VDD33+0.3 | V    |
| Input current       | I <sub>I</sub>  | 20                | mA   |
| Output current      | Io              | 25                | mA   |
| Supply current      | I <sub>DD</sub> | 25                | mA   |
| Power dissipation   | P <sub>T</sub>  | 273               | mW   |
| Storage temperature | Tstg            | -55 to +125       | °C   |

# **Recommended Operating Conditions**

| Item                  | Symbol   | Min   | Тур      | Max   | Unit | Remarks       |
|-----------------------|----------|-------|----------|-------|------|---------------|
| Supply voltage        | VDD33    | VTH33 | _        | 3.6   | V    |               |
|                       | VDD18    | 1.65  | _        | VDD33 |      |               |
| Input voltage         | $V_{MR}$ | 0     | _        | VDD33 | V    |               |
| Output voltage        | Vo       | 0     | _        | VDD33 | V    |               |
|                       | Voswg    | 0     | _        | VDD18 |      |               |
| External resistor     | Rext     | 3.3   | _        | _     | kΩ   | VDD33 = 3.3 V |
| External capacitor    | Cext     | _     | No limit | _     |      |               |
| Drivable capacitor    | CL       | _     | 2200     | _     | pF   | SWG output    |
| Operating temperature | Та       | -40   | _        | 85    | °C   |               |

### **Electrical Characteristics**

#### **DC Characteristics**

 $(VDD33 = 3.3 \text{ V}, VDD18 = 1.8 \text{ V}, Ta = 25^{\circ}\text{C}, CRext:R = 10 \text{ k}\Omega)$ 

| ltem                     |                                          | Symbol            | Min        | Тур      | Max        | Unit   | Test Conditions                |
|--------------------------|------------------------------------------|-------------------|------------|----------|------------|--------|--------------------------------|
| Quiescent supply current |                                          | IDD33             | 0.75       | 1.5      | 4          | μΑ     | All outputs are open           |
|                          |                                          | IDD18             | 0.25       | 0.5      | 2          |        |                                |
| Detectio                 | n voltage                                | VTH33             | Typ×0.99   | 2.7      | Typ×1.01   | V      |                                |
|                          |                                          | VTH <sub>H</sub>  | 1.2        | _        | _          |        |                                |
|                          |                                          | VTH∟              | _          | _        | 0.55       |        |                                |
|                          | Detection voltage temperature dependency |                   | _          | ±100     | _          | ppm/°C |                                |
| Detectio                 | Detection voltage hysteresis             |                   | VTH33×3%   | VTH33×5% | VTH33×8%   | V      |                                |
| MR                       | Low-level input voltage                  | V <sub>IL</sub>   | _          | _        | VTH33×0.25 | V      |                                |
|                          | High-level input voltage                 | V <sub>IH</sub>   | VTH33×0.75 | _        | _          | V      |                                |
|                          | internal pull-up resistance              | R <sub>MR</sub>   | _          | T.B.D.   | _          | kΩ     |                                |
| CMOS                     | Low-level output current                 | I <sub>OL</sub>   | 7.5        | 15       | 30         | mA     | V <sub>O</sub> = 0.5 V         |
| *1                       | High-level output current                | I <sub>OH</sub>   | 5          | 10       | 20         |        | $V_0 = VDD33 - 0.5 V$          |
| RESP                     | Output leakage current                   | I <sub>LEAK</sub> | _          | _        | 0.1        | μΑ     | RESN off                       |
| RESN                     | Output leakage current                   | I <sub>LEAK</sub> | _          | _        | 0.1        | μΑ     | RESP off                       |
| SWG                      | High-level output voltage                | V <sub>OH</sub>   | 1.7        | _        | _          | V      | V <sub>O</sub> = open          |
|                          | Output source current                    | Іон               | 1.5        | 3        | 6          | mA     | V <sub>O</sub> = VDD33 - 0.5 V |
|                          | Low-level output voltage                 | V <sub>OL</sub>   |            |          | 0.1        | V      | V <sub>O</sub> = open          |
|                          | Output sink current                      | I <sub>OL</sub>   | 0.2        | 0.35     | 0.55       | mA     | V <sub>O</sub> = 0.5 V         |

Note: When the voltage within  $V_{IL} < V_{IN} < V_{IH}$  is applied to MR and VDD18 input by DC, oscillation may occur.

### **AC Characteristics**

| Item       |                        | Symbol           | Min    | Тур | Max    | Unit | Test Conditions                            |
|------------|------------------------|------------------|--------|-----|--------|------|--------------------------------------------|
| RESP       | Propagation delay time | tp <sub>LH</sub> | _      | 50  | 400    | μs   | $C_L = 15 pF$ ,                            |
|            |                        | tp <sub>HL</sub> | _      | 5   | T.B.D. |      | CRext:C = open                             |
|            | Response time          | t <sub>r</sub>   | _      | 5   | T.B.D. | ns   | C <sub>L</sub> = 15 pF                     |
|            |                        | t <sub>f</sub>   | _      | 5   | T.B.D. | μs   |                                            |
| RESN       | Propagation delay time | tp <sub>LH</sub> | _      | 50  | 400    | μs   | $C_L = 15 \text{ pF},$                     |
|            |                        | tp <sub>HL</sub> | _      | 1.5 | T.B.D. |      | CRext:C = open                             |
|            | Response time          | t <sub>r</sub>   | _      | 5   | T.B.D. | μs   | C <sub>L</sub> = 15 pF                     |
|            |                        | t <sub>f</sub>   | _      | 5   | T.B.D. | ns   |                                            |
| SWG        | Propagation delay time | tp <sub>LH</sub> | _      | 50  | 400    | μs   | C <sub>L</sub> = 2200 pF                   |
|            |                        | tp <sub>HL</sub> | T.B.D. | 1.5 | T.B.D. |      |                                            |
|            | Response time          | t <sub>r</sub>   | T.B.D. | 1.0 | T.B.D. | μs   |                                            |
|            |                        | t <sub>f</sub>   | T.B.D. | 7.6 | T.B.D. |      |                                            |
| Delay time |                        | t <sub>DLY</sub> | _      | 93  | _      | ms   | CRext:C = 0.1 $\mu$ F,<br>R = 1 M $\Omega$ |

<sup>1.</sup> When RESP output and RESN short out and CMOS output is used.

# **Timing Chart**



### **Package Dimensions**



### **Footprint**



# **Taping and Reel Specifications**



#### Renesas Technology Corp. Sales Strategic Planning Div. Nippon Bldg., 2-6-2, Ohte-machi, Chiyoda-ku, Tokyo 100-0004, Japan

Keep safety first in your circuit designs!

1. Renesas Technology Corp. puts the maximum effort into making semiconductor products better and more reliable, but there is always the possibility that trouble may occur with them. Trouble with semiconductors may lead to personal injury, fire or property damage.

Remember to give due consideration to safety when making your circuit designs, with appropriate measures such as (i) placement of substitutive, auxiliary circuits, (ii) use of nonflammable material or (iii) prevention against any malfunction or mishap.

- Notes regarding these materials

  1. These materials are intended as a reference to assist our customers in the selection of the Renesas Technology Corp. product best suited to the customer's application; they do not convey any license under any intellectual property rights, or any other rights, belonging to Renesas Technology Corp. or a third party.

  2. Renesas Technology Corp. assumes no responsibility for any damage, or infringement of any third-party's rights, originating in the use of any product data, diagrams, charts, programs, algorithms, or circuit application examples contained in these materials, including product data, diagrams, charts, programs and algorithms represents information on products at the time of publication of these materials, and are subject to change by Renesas Technology Corp. without notice due to product improvements or other reasons. It is therefore recommended that customers contact Renesas Technology Corp. or an authorized Renesas Technology Corp. product distributor for the latest product information before purchasing a product listed herein.

  The information described here may contain technical inaccuracies or typographical errors.

  Renesas Technology Corp. assumes no responsibility for any damage, liability, or other loss rising from these inaccuracies or errors.

  Please also pay attention to information published by Renesas Technology Corp. by various means, including the Renesas Technology Corp. Semiconductor home page (http://www.renesas.com).

  4. When using any or all of the information contained in these materials, including product data, diagrams, charts, programs, and algorithms, please be sure to

- However the state of the information contained in these materials, including product data, diagrams, charts, programs, and algorithms, please be sure to evaluate all information as a total system before making a final decision on the applicability of the information and products. Renesas Technology Corp. assumes no responsibility for any damage, liability or other loss resoluting from the information contained herein.

  5. Renesas Technology Corp. semiconductors are not designed or manufactured for use in a device or system that is used under circumstances in which human life is potentially at stake. Please contact Renesas Technology Corp. or an authorized Renesas Technology Corp. product distributor when considering the use of a product contained herein for any specific purposes, such as apparatus or systems for transportation, vehicular, medical, aerospace, nuclear, or undersea repeater use.
- use.

  6. The prior written approval of Renesas Technology Corp. is necessary to reprint or reproduce in whole or in part these materials.

  7. If these products or technologies are subject to the Japanese export control restrictions, they must be exported under a license from the Japanese government and cannot be imported into a country other than the approved destination.

  Any diversion or reexport contrary to the export control laws and regulations of Japan and/or the country of destination is prohibited.

  8. Please contact Renesas Technology Corp. for further details on these materials or the products contained therein.



#### **RENESAS SALES OFFICES**

http://www.renesas.com

Refer to "http://www.renesas.com/en/network" for the latest and detailed information.

**Renesas Technology America, Inc.** 450 Holger Way, San Jose, CA 95134-1368, U.S.A Tel: <1> (408) 382-7500, Fax: <1> (408) 382-7501

Renesas Technology Europe Limited
Dukes Meadow, Millboard Road, Bourne End, Buckinghamshire, SL8 5FH, U.K.
Tel: <44> (1628) 585-100, Fax: <44> (1628) 585-900

Renesas Technology (Shanghai) Co., Ltd.
Unit 204, 205, AZIACenter, No.1233 Lujiazui Ring Rd, Pudong District, Shanghai, China 200120 Tel: <86> (21) 5877-1818, Fax: <86> (21) 6887-7898

Renesas Technology Hong Kong Ltd.
7th Floor, North Tower, World Finance Centre, Harbour City, 1 Canton Road, Tsimshatsui, Kowloon, Hong Kong Tel: <852> 2265-6688, Fax: <852> 2730-6071

**Renesas Technology Taiwan Co., Ltd.**10th Floor, No.99, Fushing North Road, Taipei, Taiwan Tel: <886> (2) 2715-2888, Fax: <886> (2) 2713-2999

Renesas Technology Singapore Pte. Ltd.
1 Harbour Front Avenue, #06-10, Keppel Bay Tower, Singapore 098632 Tel: <65> 6213-0200, Fax: <65> 6278-8001

Renesas Technology Korea Co., Ltd. Kukje Center Bldg. 18th Fl., 191, 2-ka, Hangang-ro, Yongsan-ku, Seoul 140-702, Korea Tel: <82> (2) 796-3115, Fax: <82> (2) 796-2145

Renesas Technology Malaysia Sdn. Bhd
Unit 906, Block B, Menara Amcorp, Amcorp Trade Centre, No.18, Jalan Persiaran Barat, 46050 Petaling Jaya, Selangor Darul Ehsan, Malaysia Tel: <603> 7955-9390, Fax: <603> 7955-9510